1.Chengyong Wu, Ruiqi Lian, Junchao Zhang, Roy Ju, Sun Chan, Lixia Liu, Xiaobing Feng, Zhaoqing Zhang, An Overview of the Open Research Compiler, Post-Proceedings of The 17th International Workshop on Languages and Compilers for Parallel Computing, Lecture Notes in Computer Science, Springer, Vol. 3602, pp. 17-31, 2005.
3.Bin Bao, Chengyong Wu, Zhaoqing Zhang, Reducing Code Size Through Storage Assignment for Restricted Indexed Addressing Mode, The 4th Workshop on Optimizations for DSP and Embedded Systems (ODES-4), March 26, 2006. Manhattan, NY.
4.Ruiqi Lian, Chengyong Wu, Zhaoqing Zhang, Ruliang Qiao, “Exploiting ILP In a VLIW Compiler”, The Second International Workshop on Compiler and Architecture Support for Embedded Systems (CASES"99), Washington, October 1-3 1999.
6.Chengyong Wu, Weiping Hu, Zhaoqing Zhang, Ruliang Qiao, Multi View Intermediate Representation Based on Algebraic Data Type, HPC-Asia 2000, Beijing, 2000.
7.Feng Zhou, Junchao Zhang, Chengyong Wu, Zhaoqing Zhang, A Register Allocation Framework for Banked Register Files with Access Constraints, Proceedings of The 10th Asia-Pacific Computer Systems Architecture Conference, Singapore, October 24 - 26, 2005. Lecture Notes in Computer Science, Springer, Vol. 3740, pp. 269-280.
9.Tao Liu, Xiao-Feng Li, Lixia Liu, Chengyong Wu, Roy Ju, Optimizing Packet Accesses for a Domain Specific Language on Network Processors, Proceedings of The 18th International Workshop on Languages and Compilers for Parallel Computing, Hawthorne, New York, October 20-22, 2005.
10.Dong-Yuan Chen, Lixia Liu, Chen Fu, Shuxin Yang, Chengyong Wu, Roy Ju, Efficient Resource Management during Instruction Scheduling for the EPIC Architecture, Efficient Resource Management During Instruction Scheduling for the EPIC Architecture. Proceedings of the 12th International Conference on Parallel Architectures and Compilation Techniques (PACT 2003), Oct. 2003. Pages 36 – 45.
11.Dong-Yuan Chen, Lixia Liu, Roy Dz-Ching Ju, Chen Fu, Shuxin Yang, Chengyong Wu, Efficient Modeling of Itanium Architecture during Instruction Scheduling using Extended Finite State Automata. J. Instruction-Level Parallelism, 2004, vol. 4.