吳承勇

吳承勇,1991年畢業於復旦大學數學系,獲學士學位。1996年畢業於北京航空航天大學計算機系,獲碩士學位。2000年4月畢業於中國科學院計算技術研究所,獲博士學位。計算所系統結構重點實驗室研究員、博士生導師。

基本介紹

  • 中文名:吳承勇
  • 國籍:中國
  • 畢業院校:復旦大學
  • 職稱:研究員
科研項目,論文,研究方向,

科研項目

- 國家自然科學基金重點項目“並行程式設計環境關鍵技術”(子課題負責人)
- 與Intel公司的國際合作項目“IA-64開放源碼編譯系統”(項目負責人)
吳承勇
- 與Intel公司的國際合作項目“網路處理器IXP程式設計環境”(項目負責人)
- 國家863計畫軟體重大專項課題“高性能編譯系統”(課題負責人)
- 國家863計畫軟體重大專項課題“高性能編譯系統”滾動課題(課題負責人)
- 與HP公司的國際合作項目“開放源碼產品編譯系統”(項目負責人)
- 國家973計畫課題“片上並行系統的編程模型與支撐環境”(主要參加者)

論文

1.Chengyong Wu, Ruiqi Lian, Junchao Zhang, Roy Ju, Sun Chan, Lixia Liu, Xiaobing Feng, Zhaoqing Zhang, An Overview of the Open Research Compiler, Post-Proceedings of The 17th International Workshop on Languages and Compilers for Parallel Computing, Lecture Notes in Computer Science, Springer, Vol. 3602, pp. 17-31, 2005.
2.吳承勇、連瑞琦、張兆慶、喬如良,協作式指令調度與暫存器分配,計算機學報,2000,23(5):493-502.
3.Bin Bao, Chengyong Wu, Zhaoqing Zhang, Reducing Code Size Through Storage Assignment for Restricted Indexed Addressing Mode, The 4th Workshop on Optimizations for DSP and Embedded Systems (ODES-4), March 26, 2006. Manhattan, NY.
4.Ruiqi Lian, Chengyong Wu, Zhaoqing Zhang, Ruliang Qiao, “Exploiting ILP In a VLIW Compiler”, The Second International Workshop on Compiler and Architecture Support for Embedded Systems (CASES"99), Washington, October 1-3 1999.
5.連瑞琦、吳承勇、張兆慶,代碼最佳化與指令調度的集成,計算機學報,2001,24(7):694-701.
6.Chengyong Wu, Weiping Hu, Zhaoqing Zhang, Ruliang Qiao, Multi View Intermediate Representation Based on Algebraic Data Type, HPC-Asia 2000, Beijing, 2000.
7.Feng Zhou, Junchao Zhang, Chengyong Wu, Zhaoqing Zhang, A Register Allocation Framework for Banked Register Files with Access Constraints, Proceedings of The 10th Asia-Pacific Computer Systems Architecture Conference, Singapore, October 24 - 26, 2005. Lecture Notes in Computer Science, Springer, Vol. 3740, pp. 269-280.
8.文嚴治,連瑞琦,吳承勇,馮曉兵,張兆慶,支持有向有環圖的微調度方法,計算機研究與發展,2005, 42(3):387-393.
9.Tao Liu, Xiao-Feng Li, Lixia Liu, Chengyong Wu, Roy Ju, Optimizing Packet Accesses for a Domain Specific Language on Network Processors, Proceedings of The 18th International Workshop on Languages and Compilers for Parallel Computing, Hawthorne, New York, October 20-22, 2005.
10.Dong-Yuan Chen, Lixia Liu, Chen Fu, Shuxin Yang, Chengyong Wu, Roy Ju, Efficient Resource Management during Instruction Scheduling for the EPIC Architecture, Efficient Resource Management During Instruction Scheduling for the EPIC Architecture. Proceedings of the 12th International Conference on Parallel Architectures and Compilation Techniques (PACT 2003), Oct. 2003. Pages 36 – 45.
11.Dong-Yuan Chen, Lixia Liu, Roy Dz-Ching Ju, Chen Fu, Shuxin Yang, Chengyong Wu, Efficient Modeling of Itanium Architecture during Instruction Scheduling using Extended Finite State Automata. J. Instruction-Level Parallelism, 2004, vol. 4.

研究方向

指令級並行編譯、疊代編譯與自適應最佳化技術、並行程式設計模型與支撐環境等
所屬部門:系統結構重點實驗室
專家類別:正高
其他備註: 博導計算機系統結構

相關詞條

熱門詞條

聯絡我們